# A Bypass-Switching SAR ADC With a Dynamic Proximity Comparator for Biomedical Applications

Tzu-Yun Wang, *Student Member, IEEE*, Hao-Yu Li, Zong-Yu Ma, Yang-Jing Huang, and Sheng-Yu Peng<sup>®</sup>, *Member, IEEE* 

Abstract—A bypass-switching successive approximation (BSSA) register analog-to-digital converter (ADC) employing a newly proposed dynamic proximity comparator is presented in this paper. By exploiting the current characteristics of a current correlator, the proposed comparator generates the bypass signal directly along with the polarity comparison result. The bypass window size can be adjusted to optimize the power reduction for different sensing applications with low-voltage sensitivity. A BSSA logic circuit is adopted with reduced number of logic gates as well as switching power. A prototyped chip including a proposed ADC has been designed and fabricated in a 0.18- $\mu$ m CMOS process occupying an area of 0.041 mm<sup>2</sup>. With a supply voltage of 0.6 V and at a sampling rate of 50 kS/s, the measured signal-to-noise-distortion ratio (SNDR) and spurious free dynamic range (SFDR) are 56.9 and 68.7 dB, respectively, achieving an effective number of bits (ENoB) of 9.16. The ADC consumes power of 114 nW while digitizing sinusoidal inputs. With a bypass window size of  $\pm 32$  LSBs, the designed ADC consumes only 76 nW when quantizing full-scale electrocardiography signals that are generated from a certified commercial simulator, exhibiting a figure-of-merit (FoM) of 2.66 fJ/conversion-step. Besides ECG signals, the ADC is also demonstrated by digitizing electromyography and electrooculography signals from human bodies.

Index Terms—Biomedical circuit, bypass switching, current correlator, dynamic comparator, electrocardiography (ECG), low power, proximity comparator, successive approximation register analog-to-digital converter (SAR ADC).

# I. INTRODUCTION

S A variety of wearable and implanted biomedical devices have emerged rapidly and have significantly improved our daily lives, the demands of low-power circuits for physiological signal acquisition have been unprecedentedly high. To facilitate long-term monitoring without frequent battery recharge or replacement, power-efficient analog sensing front-end circuits [1]–[4] for sensor and biomedical applications have recently been developed with fully differential topologies for high common-mode and supply rejection

Manuscript received September 9, 2017; revised November 28, 2017 and February 21, 2018; accepted March 17, 2018. Date of publication April 16, 2018; date of current version May 24, 2018. This paper was approved by Associate Editor Jeffrey Gealow. This work was supported by the Ministry of Science and Technology in Taiwan under Grant MOST 105-2221-E-011-146-MY3 and Grant MOST 106-2314-B-011-001. (Corresponding author: Sheng-Yu Peng.)

The authors are with the Department of Electrical Engineering, National Taiwan University of Science and Technology, Taipei 10607, Taiwan (e-mail: sypeng@mail.ntust.edu.tw).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2819164



Fig. 1. (a) Developed analog sensing front-end requires a differential ADC with high power efficiency. (b) Waveform of a simulated ECG signal in a full-scale of 10-bit quantization. (c) Amplitude distribution of the sampled ECG signals shows that 72% of data points are within common-mode level  $\pm 32$  LSBs.

ratios. As shown in Fig. 1(a), a differential analog-to-digital converter (ADC) with high conversion efficiency is a critical and indispensable block in the developed sensing platform to digitize received physiological signals for subsequent signal processing. In targeted biomedical applications, since frequencies of interest are relatively low and the required resolution is moderate, the architecture of successive approximation register (SAR) ADC is adopted in our developed analog-front-end (AFE) because of its high power efficiency [5]–[11].

To improve SAR ADC power efficiency and resolution, the structure of capacitors [12] as well as switching methods [7], [10], [13]–[17] and comparator architectures [18]–[20] have been widely studied. Some ADCs can be reconfigured to optimize the performance according to the sensing applications [6], [21]. Recently, the properties of biopotential signals can be exploited to further reduce the power consumption [5], [7], [9], [17]. Typically, biopotential signal waveforms, such as electrocardiography (ECG), electromyography (EMG), electrocardiography (EOG), electroencephalography (EEG), and neural signals, exhibit spike-like characteristics. A physiological signal usually stays at its rest potential most of the time if not excited. Once the signal is triggered, the amplitude rises abruptly in the depolarization phase and falls rapidly in the following repolarization phase. After a short period

of hyperpolarization phase, the physiological signal returns to the rest potential. An ECG waveform generated from a certified commercial simulator is shown in Fig. 1(b) as an example with a full-scale of 10-bit quantization levels. The corresponding distribution of signal magnitudes is plotted in Fig. 1(c). Apparently, most of the sampled ECG signals fall within the proximity of the common-mode level. If the developed SAR ADC can detect whether the sampled signal is in the proximity of the common-mode level and can skip the conversion-steps of the first few most significant bits (MSBs) accordingly, substantial amounts of switching energy can be saved in digitizing such biopotential signals.

Such bypass-switching SAR ADC is first proposed in [5], where two additional comparators and an external reference voltage are employed for bypass detection. The reference voltage that defines the bypass window size affects the circuit resolution and the amount of power saving dramatically. If the window size exceeds the designed range, the linearity degrades significantly owing to the incorrect bypass decision along with the mistakenly skipped conversion-steps. Although the reference voltage variation that results in window size smaller than the desired range only causes modest impact on power saving, the required precision for the reference voltage needs to be within one least significant bit (LSB) to achieve maximum power saving. Besides, although overall ADC power consumption is reduced substantially, bypass detection using two comparators is not straightforward, resulting in circuit complexity and extra power consumption in bypass detection logics. Almost at the same time, Guerber et al. [22] proposed a ternary SAR ADC using time quantizer for bypass window implementation to reduce the switching power. The bypass window size is determined by a current-starved delayed unit and varies in different stages, resulting in complicated circuits and more power consumption. Recently, a common-mode voltage  $(V_{cm})$ -based, switching SAR ADC with MSB bypass scheme is proposed [23]. However, the generation circuit for  $V_{\rm cm}$  is not trivial and consumes additional power. This paper presents a bypass-switching SAR ADC that employs a newly proposed dynamic proximity comparator that can generate the bypass signal directly along with the regular polarity outputs in the same conversion-step. Besides the benefits of power and silicon area reduction, thanks to the current mode operation, the sensitivity of the bypass window size to reference voltages can also be greatly relaxed.

This paper is organized as follows. In Section II, the circuit implementation and design principles of the proposed dynamic proximity comparator along with detailed analysis on sensitivity, speed, and bypass window size are presented. Section II also sheds light on the logics for BSSA and for code recovery. The comparison of power saving with respect to the bypass-switching architecture using three comparators is illustrated in Section III. Besides, the power saving in ECG recording applications with different bypass window sizes is also analyzed in Section III. The test bench and biological measurement results from a prototyped chip are shown in Section IV along with the calibration procedure for bypass window size. Finally, the conclusion is drawn in Section V.



Fig. 2. Block diagram of the proposed bypass-switching SAR ADC that employs a dynamic proximity comparator and corresponding BSSA logic.

#### II. CIRCUIT IMPLEMENTATION AND DESIGN PRINCIPLES

As shown in Fig. 2, the proposed SAR ADC is composed of a pair of bootstrapped track-and-hold (T/H) switches, one dynamic proximity comparator, one BSSA logic block, and two sets of feedback DAC capacitor arrays with corresponding control and driving circuits. The first four capacitors, from  $C_9$  to  $C_6$ , for the first four MSBs are split into half equally and are connected to  $V_{\text{refp}}$  and  $V_{\text{refn}}$ , respectively, as shown in Fig. 2, rendering  $V_{\rm ref}/4$  coupling with less capacitor areas and switching power consumption [25]. To avoid ADC linearity degradation due to the comparator dynamic offset, these capacitors are switched differentially in their conversion-steps to keep the input common-mode voltage at the same level. The rest of the capacitors, from  $C_5$  to  $C_0$ , can be switched monotonically because the common-mode voltage only drops by 31 LSBs and the non-linearity induced by such small common-mode variation is negligible. The unit capacitor in the employed capacitor arrays adopts the 3-D-layer structure illustrated in [26] with a capacitance value of 1 fF.

### A. Dynamic Proximity Comparator

The proposed dynamic proximity comparator employed in the presented bypass-switching SAR ADC adopts a current correlator [24] in the conventional dynamic two-stage comparator architecture so that it generates not only regular polarity outputs but also bypass trigger signals directly in the same conversion-step. The schematic of a conventional dynamic two-stage comparator [13] is shown in Fig. 3(a). The first stage senses the input signals and charges up the nodes of  $v_p$  and  $v_n$  accordingly. The following latch circuit as the second stage generates rail-to-rail digital outputs. A current correlator, as shown in Fig. 3(b), is composed of a pseudo differential pair and a bump cell, of which simulated transfer characteristics are shown in Fig. 3(c). The distinction between the current from the pseudo differential pair,  $I_{\text{diff}}$ , and the current from the bump cell, I<sub>bump</sub>, varies with the absolute value of the input differential voltage. By exploiting such transfer characteristics, the information of proximity can be



Fig. 3. (a) Schematic of a conventional two-stage dynamic comparator [13]. (b) Schematic of a current correlator [24] that consists of a pseudo differential pair and a bump cell. (c) Transfer characteristics of currents from the pseudo differential pair and from the bump cell in a current correlator for proximity detection.

transformed into currents that can be utilized to tell whether the input signals are within the designed bypass window.

The complete comparator schematic is shown in Fig. 4 with a table of all transistor dimensions. In the reset phase,  $M_{29}$  is off and the first stage output levels of  $v_p$ ,  $v_n$ ,  $v_{\rm diff}$ , and  $v_{\rm bump}$  are forced low through  $M_{7-10}$ . The output levels of the second stages, including,  $V_{\rm BTn}$ ,  $V_{\rm BTp}$ ,  $V_{\rm outn}$ , and  $V_{\rm outp}$ , are forced high through  $M_{11}$ ,  $M_{14}$ ,  $M_{21}$ , and  $M_{24}$ , respectively. There is no static power consumption in the reset phase. When clock signals,  $\Phi_1$  and  $\Phi_2$ , toggle, the first stage outputs are charged up toward  $V_{\rm DD}$  at different speeds and the latches with positive feedback at the second stages separate their corresponding output signals into opposite digital levels.

As shown in Fig. 4, the inputs of the polarity comparison latch,  $v_n$  and  $v_p$ , come from the internal nodes of the current correlator, namely, the drain nodes of the transistors  $M_3$  and  $M_4$ . In the beginning of the charging phase, since  $M_5$  and  $M_6$  are in the cutoff state,  $M_3$  and  $M_4$  operate as a pseudo differential pair and generate polarity comparison results. The proximity detection latch receives signals from current correlator output nodes of  $v_{\text{bump}}$  and  $v_{\text{diff}}$ , which depend on the magnitudes of charging currents,  $I_{\text{bump}}$  and  $I_{\rm diff}$ , as well as the capacitance values of corresponding MOS capacitors,  $M_{17}$  and  $M_{18}$ . When the sampled input voltage amplitude is small,  $v_{\text{bump}}$  will be charged up in a speed faster than  $v_{\text{diff}}$ . Consequently, the bypass latch output voltage  $V_{\text{BTp}}$ remains high and the output voltage  $V_{\rm BTn}$  goes low, indicating a triggered bypass signal. The size of the bypass window can be adjusted easily through the reference voltages at the MOS capacitors,  $V_{\text{ref,bump}}$  and  $V_{\text{ref,diff}}$ .

The timing diagrams of signals from the dynamic proximity comparator are shown in Fig. 5. In phase 1, nodes of  $v_p$ and  $v_n$  are charged from the reset level, 0 V, toward  $V_{\rm DD}$ individually with speeds depending on sampled input signals. At the starting edge of phase 2, the polarity comparison latch is activated by the accumulated voltages at these charging nodes, which are above the threshold voltage of nMOS transistors  $M_{25}$  and  $M_{26}$ . Therefore, the positive feedback of the latch would stretch the output voltages  $V_{\text{outp}}$  and  $V_{\text{outn}}$  to be opposite digital levels by the end of phase 2. Nearly concurrently at the starting edge of phase 2, transistors  $M_5$  and  $M_6$  enter the saturation region, and the bump cell starts to operate. Therefore, the node of  $v_{\text{bump}}$  is charged up subsequently. In the example shown in Fig. 5, the bump current is large enough for  $v_{\text{bump}}$  to overtake the other charging node of  $v_{\text{diff}}$ before reaching the threshold point of the latch. Consequently, the output voltage of  $V_{\rm BTp}$  goes high in phase 3 and the ADC enters the bypass mode. After locking the output results by the D-flip-flops (DFFs) in the following logic circuits, the comparator will be reset during phase 4.

# B. Bypass Window Size Tuning Range and Sensitivity

In the proposed dynamic proximity comparator, the bypass window size depends on the charging speeds at the nodes of  $v_{\rm bump}$  and  $v_{\rm diff}$ . Two pMOS transistors,  $M_{17}$  and  $M_{18}$ , are adopted as MOS capacitors,  $C_{\rm bump}$  and  $C_{\rm diff}$ , to adjust the charging speed of these nodes and to compensate for the effects of component mismatch, process variation, and parasitics along the charging paths. By modifying the reference voltages of  $V_{\rm ref,bump}$  and  $V_{\rm ref,diff}$ , the capacitance values can be tuned accordingly, leading to adjustable bypass window size with low sensitivity to the reference voltages. Moreover, the transistors in the pseudo differential pair and in the bump cell should be sized large enough with careful layout to avoid noticeable horizontal offset.

To characterize the bypass window tuning range and sensitivity, rise times of  $v_{\text{bump}}$  and  $v_{\text{diff}}$  versus input difference are simulated under different biasing conditions of  $V_{\text{ref},bump}$ and  $V_{\text{ref,diff}}$  with the results plotted in Fig. 6. The intersection points represent attainable bypass window sizes with corresponding biasing voltages. The minimum bypass window size is realized under the condition of  $V_{\text{ref,bump}} = V_{\text{DD}}$ and  $V_{\text{ref,diff}} = 0$ , resulting in the maximum  $C_{\text{bump}}$  and the minimum  $C_{\text{diff}}$ . Through decreasing  $V_{\text{ref,bump}}$  and increasing  $V_{\rm ref.diff}$ , the window size can be adjusted in continuum toward the maximum value. Within the available voltage range, which is limited by the supply voltage of 0.6 V, the tuning range of the bypass window size in the designed ADC is 17 LSBs as shown in Fig. 6. The average sensitivity of the bypass window size to the bias voltages is less than 14.17 LSB/V, which has been reduced by 120 times when compared with the voltage sensitivity in [5].

#### C. Analysis on Bypass Window Size

To provide guidelines in designing the proposed dynamic proximity comparator, it is critical to analyze the bypass window size. As shown in Fig. 3(c), although both  $I_{\text{diff}}$  and  $I_{\text{bump}}$ 



Fig. 4. Schematic of the proposed dynamic proximity comparator, which is composed of a dynamic current correlator as the first stage and two latches as the second stage.



Fig. 5. Timing diagrams of signals from the proposed dynamic proximity comparator.



Fig. 6. Simulated periods of time for the nodes of  $v_p$  and  $v_n$  in the comparator reaching the latch threshold voltage in various reference voltage settings.

vary with input differential voltage  $\Delta V$ ,  $I_{\rm diff}$  is relatively constant when the input differential voltage is within the bypass window. Therefore, small-signal approximation can be applied to simplify the analysis of the bypass window size, which is less than  $\pm 19$  mV. The bypass window size analysis,

starting from the timing constraints of the comparator and following the speed analysis, are detailed in Appendix A. The final expression of the bypass window size can be derived as

$$V_{\rm BW} = \frac{I_{\rm cm}}{g_m} \cdot \sqrt{1 - \frac{2}{S} \cdot \frac{C_{\rm bump}}{C_{\rm diff}}} \tag{1}$$

where  $g_m$  is transistor transconductance in the pseudo differential pair,  $I_{cm}$  is the common-mode current component, and S is the ratio of the aspect ratio of transistors in the bump cell to that in the pseudo differential pair.

From (1), the bypass window size can be designed through parameters of S and  $C_{\rm bump}$  to  $C_{\rm diff}$  ratio. The simulated values are compared with the theoretical curve predicted by (1) in Fig. 7. The discrepancy between the theoretical curve and S-sweeping simulation results is due to the non-negligible  $t_{\rm phase1}$  in Fig. 5 when S is too small. In this paper, the size of transistors in the bump cell is designed to be eight times larger than that in the pseudo differential pair so that the charging current is large enough with a negligible period of  $t_{\rm phase1}$ . With S=8, the simulation results of  $C_{\rm diff}/C_{\rm bump}$  sweeping fit the theoretical curve very well because the values of  $C_{\rm diff}$  and  $C_{\rm bump}$  are independent of the charging speed at  $v_p$  and  $v_n$  as well as  $t_{\rm phase1}$ .

## D. Bypass-Switching Successive Approximation

An example of the conversion process of the proposed 10-bit bypass-switching SAR ADC is illustrated in Fig. 8, where a bypass window is defined around the input common-mode level,  $V_{\rm cm}$ , with the size of  $\pm 32$  LSBs. During the



Fig. 7. Bypass window size comparisons between results from simulation and from the theoretical equation.



Fig. 8. Example of the switching procedure of the proposed bypass-switching SAR ADC. Since the input amplitude falls within the bypass window and triggers the bypass mechanism in phase 3, the conversion jumps to phase 6 directly and skips the switching phases 4 and 5.

first four conversion phases, as long as the comparator input voltages fall inside the bypass window, the conversion process jumps to phase 6 directly and skips the phases in between. As a result, the switching energies of DAC capacitors and the comparator for corresponding bit conversions in the skipped phases can be saved. Maximum power reduction is achieved when the sampled input signal magnitude is within the bypass window. The input voltage level demonstrated in Fig. 8 triggers the bypass signal at phase 3, where the comparator input voltages shift into the bypass window, and the switching power for the fourth and fifth MSBs is saved. Because the proximity detection in our implementation requires a constant input common-mode voltage, the conventional differential switching method is utilized for the first four MSB conversion-steps. The remaining bits are converted using the monotonic switching technique to realize cost savings with respect to logic gates and DAC switching power [14].

The proposed logic circuits for BSSA logic as well as for feedback DAC controls are shown in Fig. 9. To ensure the BSSA logic receiving valid comparator outputs of  $V_{\mathrm{BT}(p,n)}$  and  $V_{\mathrm{out}(p,n)}$ , the dynamic proximity comparator is followed by a "Ready Control" block, within which an once-triggered DFF

is employed to lock the bypass trigger signal while making bypass decisions [5]. Once the DFF is asserted, the result will be kept until next code conversion.

The BSSA logic adopts an asynchronous structure implemented by serially connected DFFs with a few simple logic gates for the bypass function, which is realized in the first four MSB stages (from  $P_9$  to  $P_6$ ), as shown in Fig. 9. The conversion would jump to phase 6 once the bypass signal, BT, is triggered to the high logic level. The output of the fifth stage,  $P_5$ , will then be triggered for the following monotonic DAC switching. At the same time, the comparator outputs  $V_{\text{out}(p,n)}$  in the bypass-triggered phase will be captured and locked at the digital output of  $B_5$  for code recovery operation.

Following the BSSA logic circuit, the DAC control block generates control signals to switch the DAC capacitors, rendering the successive approximation voltages at the comparator input nodes. Two sets of output signals, from  $C_{9a}$  to  $C_{6a}$  and from  $C_{9b}$  to  $C_{6b}$ , switch the first four MSB feedback capacitors differentially. Only one set of output signals, from  $C_5$  to  $C_0$ , switch the rest of feedback capacitors monotonically. The digital outputs of  $B_{p9-6}$  and  $B_{n9-6}$  are generated from DFFs with the input data coming from the comparator outputs directly. The DFFs are triggered by corresponding BSSA logic signals of  $P_{9-6}$  and are reset by the sampling clock so that these output signals remain at zero if the corresponding phases are bypassed. These signals will be summed up through a four-bit full adder for code recovery.

When the bypass signal is triggered, at least one of the first four MSB conversion-steps is skipped. To obtain the correct binary code, four full adders are utilized to recover the final output bits of the first five MSBs, from  $D_9$  to  $D_5$ , as shown in Fig. 10. Considering the previous example in Fig. 8 with the input magnitude of code 864, the MSB ( $B_9$ ) and MSB-1 ( $B_8$ ) outputs are generated from the comparator directly. The corresponding digital outputs in the bypassed phases,  $B_7$  and  $B_6$ , are kept at the reset level, which is 0 V. The output of MSB-4 ( $B_5$ ) is the polarity comparison result obtained in the phase 3. By summing these digital outputs directly, the rectified output code of 1101100000 is recovered as expected.

It is worth noting that the logic gates of NANDS, ANDS, and NOR along the bypass signal paths merely toggle when the bypass signal, BT, is low. Once the BT signal is triggered to high, logic circuits in the first four stages before  $P_5$  are deactivated from toggling. The DAC control outputs between the bypass phase and  $P_5$  will be kept low without any power dissipation. Compared with the SA logic implemented in [5], more switching power in logic circuits can be saved because of the direct generation of the bypass signal. Besides, the maximum number of bypassed phases in this implementation can be as many as four, which is one phase more than the implementation in [5].

#### III. POWER SAVING COMPARISON AND ANALYSIS

## A. Power Saving Comparison

To fairly compare the power saving of the proposed bypass-switching ADC circuit, denoted as ADC<sub>DPComp,BSSA</sub>,



Fig. 9. Digital circuits for "Ready Control" block, for BSSA, and for DAC control.



Fig. 10. Example of the code recovery operation with an input magnitude of code 864. The ADC enters the bypass mode in phase 3, leaving  $B_7$  and  $B_6$ , at reset values. The correct code can be recovered by using four full adders.

with that of the architecture proposed in [5], schematics of two other bypass-switching SAR ADC circuits, denoted ADC<sub>TriComp,Ref</sub> and ADC<sub>TriComp,BSSA</sub>, are built and simulated. Both of these two ADC circuits employ three conventional two-stage dynamic comparators, as shown in Fig. 3(a), along with the same unit capacitor of 1 fF as in ADC<sub>DPComp,BSSA</sub>. The first ADC, ADC<sub>TriComp,Ref</sub>, follows the SA logic implementation in [5] and is used as the baseline reference. The second ADC, ADC<sub>TriComp,BSSA</sub>, employs the BSSA logic as presented in Section II and is used to evaluate the power efficiency improvements caused by the proposed dynamic proximity comparator and the BSSA logic, respectively. The normalized power saving percentages from these three bypass-switching ADCs with the same bypass window size of  $\pm 32$  LSBs and with different bypass-entering phases are calculated, simulated, and plotted in Fig. 11(a). The calculation of the power saving from each ADC is based on the simulated power consumption when the bypass mechanism is not triggered along with the numbers of toggles from the logic gates and comparators in different bypass-entering phases. The equations for power estimation for the proposed ADC, ADC<sub>DPComp,BSSA</sub>, are presented in Appendix B. Similar methodology is also applied to estimating the power for ADC<sub>TriComp,Ref</sub> and ADC<sub>TriComp,BSSA</sub>. The calculated values match the simulation results pretty well.



Fig. 11. (a) Comparison of normalized power saving among different designs. The power is normalized with respect to the simulated power consumption of ADC<sub>TriComp,Ref</sub> when it does not trigger bypass mechanism. (b) Power saving improvements with respect to ADC<sub>TriComp,Ref</sub> with different bypassentering phases.

As in Fig. 11(b), the proposed BSSA logic provides the power saving improvements by more than 10% and the proposed dynamic proximity comparator further improves the power saving by another 20%. By combining the proposed dynamic proximity comparator with the BSSA logic, the power can be further reduced by more than 30% in each bypass-entering phases when compared with the architecture proposed in [5].

## B. Power Saving in Digitizing ECG Signals

In an ECG recording application, the signal amplitudes are small in most of a single period of heartbeats, where only R- and S-peaks exhibit high amplitude. The artificial ECG signals shown in Fig. 12 are generated from a certified commercial ECG simulator with a high probability of 72% that the signal amplitudes are within the bypass window and trigger the bypass signal in the first conversion phase. Besides, the probabilities that the bypass mechanism will be activated in the second, third, and fourth phases are 1%, 2%, or 25%, respectively. The distribution of  $\pm 32$ -LSB segments that activate the bypass mechanism in different switching phases is



Fig. 12. Distribution of the predicted bypass-triggered phases while digitizing certified artificial ECG signals with the bypass window size of  $\pm 32$  LSBs.



Fig. 13. (a) Simulated percentages of saved power by using the proposed bypass-switching SAR ADC with different bypass window sizes in the ECG recoding application. (b) Amounts of saved power versus normalized input amplitudes with the bypass window size of  $\pm 32$  LSBs. The power reduction is more conspicuous at smaller input amplitudes.

displayed in Fig. 12. Only the segments at the top and at the bottom do not trigger the bypass signal with very low probabilities.

The total power reduction can be estimated from the product of the probability and the power saving in each phase [5]. Given the simulated ECG signals shown in Fig. 12 with the beat rate of 80 beats per minute (b/m), the amounts of power reduction with different bypass window sizes can be simulated and are plotted in Fig. 13(a). The ADC with a bypass window size of  $\pm 32$  LSBs achieves the most power saving. Compared with ADC<sub>TriComp,Ref</sub> that adopts the architecture proposed in [5], the proposed ADC can further save more than 35% of power in digitizing the ECG signals shown in Fig. 12.

In reality, to prevent noise or motion artifact from saturating the circuit, it is unlikely that the peak-to-peak amplitude of received physiological signals occupies the full input range



Fig. 14. Micrograph of a prototyped chip containing a proposed bypassswitching SAR ADC occupying an area of 0.041 mm<sup>2</sup>.

of the ADC. The amount of power saving increases with the attenuation of the input amplitude. As shown in Fig. 13(b), with a bypass window size of  $\pm 32$  LSBs, 39.5% of power can be saved in the worst case. If the input amplitude is attenuated to 6.3% of the full-scale so that the signal in the whole period is within the bypass window, the maximum power saving of 50.6% can be achieved. Besides, the amount of power saving also increases with the decrease of the heart beat rate.

#### IV. MEASUREMENT RESULTS

A prototype chip including a proposed bypass-switching SAR ADC has been designed and fabricated in a 0.18-  $\mu$ m CMOS process with one-poly-six-metal (1P6M) layers. The micrograph of the circuit is shown in Fig. 14 with an occupied area of 0.041 mm². The designed ADC is supplied by a 0.6 – V voltage source with a maximum input swing range of 70.4% of the supply rails. With  $V_{\rm ref,diff}$  connected to the ground, an external voltage source is applied to  $V_{\rm ref,bump}$  to adjust the bypass window size. To maximize the power saving for ECG recording applications, the bypass window size is tuned to  $\pm 32$  LSBs. The measured tolerance voltage of  $V_{\rm ref,bump}$  for the same window size is  $\pm 24$  mV.

# A. Bypass Window Size Calibration

The bypass window sizes with the same bias voltage from eight different chips are measured with the histogram plotted in Fig. 15(a). To calibrate the bypass window size, a concept proving test bench, which includes an FPGA, a discrete DAC chip, and a computer running the calibration procedure in a script language, is set up to emulate an IC test equipment that can provide precise reference voltages with fast switching for one-time calibration. The input voltages of the ADC are set at  $V_{\rm cm} \pm 33$  LSBs and an external 4-bit digital-to-analog converter (DAC) is applied to  $V_{\text{ref,bump}}$ . By monitoring the number of conversion-steps through the "Ready" signal in Fig. 9, the calibration DAC can be set through a binary search algorithm starting from 1000. If the observed number of pulses from the "Ready" signal is six, according to Fig. 12, the realized bypass window is too large. To reduce the bypass window size, based on Fig. 6, the DAC code should be increased further. Therefore, the MSB of the calibration DAC remains at 1. Otherwise, the observed number of pulses is nine and the corresponding bit should be toggled back to 0. The calibration proceeds with the next bit toggled to 1. It can be estimated that by using an IC test equipment, the whole



Fig. 15. (a) Variation of measured bypass window sizes from eight different chips with the bias voltage of  $V_{\rm ref,bump}$  is at 400 mV. (b) Histogram of codes from a 4-bit DAC that calibrates the bypass window size to  $\pm 32$  LSBs. (c) Measurement and simulation results of the bypass window size from one prototyped ADC over the temperature range from 0°C to 80°C after one-time calibration. (d) Amount of power saving reduces gradually with the reduced calibrated bypass window size while quantizing a full-scale ECG signal.

calibration procedure can take only four sampling cycles, which is 80  $\mu$ s when the sampling rate is at 50 k samples per second (kS/s).

The calibrated bypass window size increases with the temperature. The measured and simulated sensitivity is around 0.12 LSB/°C, as shown in Fig. 15(c). Since the proposed ADC circuit is for biomedical applications, the operating temperature is assumed not to change too much so that the proposed one-time foreground calibration is adequate to deal with the process variation. Besides, the calibrated bypass window size can be backed off by several bits with the cost of gradual reduction in power saving, as shown in Fig. 15(d), to prevent the window size from exceeding  $\pm 32$  LSBs at the high temperature operation. Compared with [5], the highly accurate reference voltage is only used in one-time calibration and is no longer required in normal operation.

#### B. Test Bench Measurements

A sinusoidal signal at 24.85 kHz is digitized by the designed SAR ADC at a sampling rate of 50 kS/s and the measured spectrum is shown in Fig. 16. The measured SNDR is 56.9 dB, and the measured SFDR is 68.7 dB with 16384 recorded points, achieving an ENoB of 9.16 with the input frequency close to the Nyquist frequency. The measured differential non-linearity (DNL) error and integral non-linearity error (INL) are plotted in Fig. 17. The peaks of the measured DNL and INL are -0.77/0.65 and -0.67/0.89 LSB, respectively.

To verify the robustness of the designed SAR ADC, the measured values of SNDR and SFDR are plotted versus different input frequencies with the same sampling rate,



Fig. 16. Measured output spectrum from the designed SAR ADC at a sampling rate of 50~kS/s with the input frequency of 24.85~kHz.



Fig. 17. Measurement results of DNL and INL.



Fig. 18. Measured SNDR and SFDR results with different input frequencies at a fixed sampling rate of 50~kS/s.



Fig. 19. Measured SNDR and SFDR values with an input frequency of 2 kHz at different sampling rates.

as shown in Fig. 18. At low frequencies, the measured SNDR and SFDR are 57.1 and 69.66 dB, respectively. The effective resolution bandwidth (ERBW) is above 25 kHz. With a fixed

| TABLE I                               |
|---------------------------------------|
| PERFORMANCE SUMMARY FROM MEASUREMENTS |

| Parameter                     | Measured Value           |  |  |  |  |  |
|-------------------------------|--------------------------|--|--|--|--|--|
| Process (µm)                  | 0.18                     |  |  |  |  |  |
| Unit Capacitance (fF)         | 1                        |  |  |  |  |  |
| Supply Voltage (V)            | 0.6                      |  |  |  |  |  |
| Resolution (bits)             | 10                       |  |  |  |  |  |
| Input Common-mode Voltage (V) | 0.3                      |  |  |  |  |  |
| Input Swing Range (mV)        | 845                      |  |  |  |  |  |
| Sampling Rate (kS/s)          | 50                       |  |  |  |  |  |
| Input Frequency (kHz)         | 24.9                     |  |  |  |  |  |
| THD/SFDR (dB)                 | 61.9/68.7                |  |  |  |  |  |
| SNR/SNDR (dB)                 | 58.4/56.9                |  |  |  |  |  |
| ENoB (bits)                   | 9.16                     |  |  |  |  |  |
| Power (nW)                    | 114 (sin.) / 76.1 (ECG)  |  |  |  |  |  |
| FoM (fJ/Conversion-step)      | 3.99 (sin.) / 2.66 (ECG) |  |  |  |  |  |
| DNL Peaks (LSB)               | -0.77/0.65               |  |  |  |  |  |
| INL Peaks (LSB)               | -0.67/0.89               |  |  |  |  |  |
| Core Area (mm <sup>2</sup> )  | 0.041                    |  |  |  |  |  |

2 – kHz sinusoidal input signal, the SNDR and SFDR measurements are performed at different sampling rates. As shown in Fig. 19, the measured values of SNDR and SFDR are 56.94 and 68.49 dB, respectively, when the sampling rate is increased to 60 kS/s.

With a full-scale 24.9 – kHz sinusoidal input signal, the measured total power consumption of the designed bypass-switching SAR ADC is 114 nW at a sampling rate of 50 kS/s. The portions from the bootstrapped T/H, the dynamic proximity comparator, BSSA logic, DAC control, and DAC switches are 0.9%, 17.9%, 48.1%, 18.4%, and 14.7%, respectively. Although the Walden FoM [27] that takes the sampling frequency into account was first proposed to compare ADC performance and have been widely adopted in many studies, it does not reflect the SNDR degradation at frequencies close to the Nyquist frequency. Therefore, another widely used FoM shown in (2) that include the term of ERBW is employed in this paper to quantify the conversion efficiency [28]

$$FoM = \frac{Power}{2^{ENoB} \times min\{2 \times ERBW, F_s\}}$$
 (2)

where  $F_s$  is the sampling frequency. The measured FoM number of the designed ADC with a bypass window size of  $\pm 32$  LSBs in sinusoidal conversion is 3.99 fJ/conversion-step. When the ADC digitizes an artificial ECG signals at the rate of 80 b/m with the amplitude of 845 mV<sub>pp</sub>, the measured power consumption drops to 76.1 nW, resulting in an FoM value of 2.66 fJ/conversion-step. The performance of the designed ADC from test bench measurements is summarized in Table I.

The measured performance is compared with recent state-of-arts in Table II. Although the ADCs in [7] and [17] can also save significant power when the input amplitude is small, they rely on the small increment in adjacent samples. Therefore,



Fig. 20. Digitized electrophysiological signals that are taken from human bodies by using the designed SAR ADC. The signals displayed from the top to the bottom are ECG, EMG, and EOG, respectively.

when the input signal amplitude is large, the suitable input frequencies for such ADCs need to be much lower than the Nyquist frequency, resulting in larger values for FoM. The ADCs in [5], [22], and [23] as well as this paper exploit bypass windows to save power when the input signal is small. The bypass window created in [5] relies on accurate reference voltage and two extra comparators. The bypass window size in [22] is determined by a current-starved delay unit and a charge pump circuit with background calibration. Although the approach in [22] is able to bypass more conversion-steps than the proposed approach, the time quantizer and digital logic are more complicated and consume more power. The ADCs in [10] and [23] achieve better FoM because of the  $V_{cm}$ switching scheme. However, the generation circuit for  $V_{\rm cm}$  is not trivial and its power consumption is not counted in the FoM. Besides, the ADCs in [23] and [29] are fabricated in more advanced processes with smaller parasitic capacitances and less digital switching power.

# C. Biological Measurement Results

Besides quantizing signals generated from equipments, the designed ADC is also demonstrated by digitizing physiological signals taken from human bodies through commercial Ag/AgCl skin electrodes. The captured signals are amplified by a low-noise amplifier with a gain of 40 dB. The digitized output waveforms are shown in Fig. 20. The power dissipation while recording the ECG from two arms is 74.6 nW. Besides the ECG signals, the flexed and relaxed muscle EMG signals from the right forearm are digitized, as shown in the second plot, with an average power of 86.7 nW. Finally, the digitized EOG signals taken during the eye movements with an amplifier gain of 54 dB is shown in the third plot. The average power during EOG measurement is 89.1 nW. Furthermore, when the

|                                 | [5]                             | [22]    | [7]              | [30]      | [8]       | [10]  | [31]     | [29]  | [32]              | [17]            | [23]  | This work              |
|---------------------------------|---------------------------------|---------|------------------|-----------|-----------|-------|----------|-------|-------------------|-----------------|-------|------------------------|
|                                 | 2012                            | 2012    | 2014             | 2014      | 2014      | 2015  | 2015     | 2016  | 2016              | 2016            | 2016  | 2017                   |
| Technology (nm)                 | 180                             | 130     | 180              | 180       | 180       | 180   | 110      | 65    | 180               | 180             | 90    | 180                    |
| Supply voltage (V)              | 0.6                             | 0.8     | 0.5              | 0.6       | 0.9       | 0.6   | 1        | 0.4   | 0.8               | 0.6             | 0.4   | 0.6                    |
| Input Swing Range (V)           | 1.13                            | 1.6     | N/A              | 1.2       | 1.8       | N/A   | 2        | N/A   | N/A               | 1.2             | N/A   | 0.845                  |
| Sampling Rate (kS/s)            | 200                             | 8000    | 4                | 100       | 100       | 20    | 20       | 1     | 200               | 200             | 750   | 50                     |
| Input Frequency (kHz)           | 90                              | 4000    | 1.3              | 47        | 47        | 10    | 10       | 0.5   | 8.05              | 10              | 375   | 24.9                   |
| Resolution (bits)               | 10                              | 12      | 10               | 10        | 9         | 10    | 10       | 8     | 10                | 10              | 10    | 10                     |
| SNDR (dB)                       | 57.46                           | 61.18   | 59.3             | 56.5      | 50.1      | 58.3  | 56.5     | 48.78 | 59.2              | 57.86           | 56.3  | 56.9                   |
| ENoB (bits)                     | 9.25                            | 9.87    | 9.55             | 9.09      | 8.03      | 9.39  | 9.09     | 7.81  | 9.54              | 9.32            | 9.07  | 9.16                   |
| Power (W)                       | sin./BW $1.04\mu/493\mathrm{n}$ | $75\mu$ | 8.7n             | $0.39\mu$ | $1.33\mu$ | 38n   | $0.1\mu$ | 0.72n | $0.2\mu$          | $2.01\mu$       | 780n  | sin./ECG<br>114n/76.1n |
| FoM (fJ/Convstep)               | 9.48*/4.49*                     | 10.0    | $4.46^{\dagger}$ | 7.16      | 50.88     | 2.83  | 9.16     | 3.20  | $16.67^{\dagger}$ | $157^{\dagger}$ | 1.94  | 3.99/2.66              |
| Active Area ( mm <sup>2</sup> ) | 0.082                           | 0.056   | 0.12             | 0.103     | 0.033     | 0.163 | 0.033    | 0.013 | 0.105             | 0.154           | 0.038 | 0.041                  |

TABLE II SUMMARY OF PERFORMANCE COMPARISON

inputs are steady in the rest period, the power consumption from the designed ADC is only 70.5 nW.

#### V. CONCLUSION

A bypass-switching SAR ADC with a newly proposed dynamic proximity comparator is presented in this paper. By employing a current correlator, the proposed dynamic proximity comparator generates the bypass signal directly along with the polarity comparison results. The size of the bypass window can be adjusted with low-voltage sensitivity to optimize power reduction for different sensing applications. The proposed comparator speed and bypass window size are analyzed in detail as well as power saving in the ECG recording application. The BSSA logic is simplified, resulting in the less switching power consumption. A prototype chip of the proposed ADC with a bypass window size of  $\pm 32$  LSBs has been designed and fabricated in a 0.18-  $\mu$ m CMOS process and operates with a 0.6- Vsupply. The measured ENoB is 9.16 at a sampling rate of 50 kS/s with the power consumption of 114 nW when testing with a sinusoidal input signal close to the Nyquist frequency. The power consumption reduces to 76.1 nW with an FoM number of 2.66 fJ/conversion-step when the designed ADC digitizes a simulated ECG signal. The ADC is also demonstrated with several physiological signals taken from human bodies. In summary, the proposed bypassswitching SAR ADC exhibits low-power consumption, small silicon area, and low-voltage sensitivity.

## **APPENDIX**

#### A. Bypass Windows Analysis

Given a small amplitude of  $\Delta V$ , small-signal approximation can be applied to simplify the analysis. The charging currents from the current correlator shown in Fig. 4 can be modeled as

$$I_1 = I_{\rm cm} + (g_m \cdot \Delta V) \tag{3}$$

$$I_2 = I_{\rm cm} - (g_m \cdot \Delta V) \tag{4}$$

$$I_{\text{diff}} = I_1 + I_2 \tag{5}$$

$$I_{\text{diff}} = I_1 + I_2$$
 (5)  
 $I_{\text{bump}} = 2S \cdot \frac{I_1 I_2}{I_1 + I_2}$  (6)

where  $I_1$  and  $I_2$  are the currents flowing through transistors  $M_1$  and  $M_2$  in the pseudo differential pair, respectively,  $g_m$ is transistor transconductance in the pseudo differential pair,  $I_{\rm cm}$  is the common-mode current component, and S is the ratio of the aspect ratio of transistors in the bump cell to that in the pseudo differential pair.

Two necessary conditions to activate the proximity detection latch can be formulated as

$$\max \left( \frac{I_{\text{bump}}}{C_{\text{bump}}} \cdot t_{\text{LT}}, \quad \frac{I_{\text{diff}}}{C_{\text{diff}}} \cdot (t_{\text{phase1}} + t_{\text{LT}}) \right) \ge V_{\text{LT}} \quad (7)$$

and

$$\left| \frac{I_{\text{bump}}}{C_{\text{bump}}} \cdot t_{\text{LR}} - \frac{I_{\text{diff}}}{C_{\text{diff}}} \cdot (t_{\text{phase1}} + t_{\text{LR}}) \right| \ge V_{\text{LR}}$$
 (8)

where  $C_{\text{bump}}$  and  $C_{\text{diff}}$  are the capacitances at  $v_{\text{bump}}$  and  $v_{\text{diff}}$ nodes, respectively,  $V_{LT}$  is the latch threshold voltage,  $V_{LR}$  is the latch resolution voltage,  $t_{phase1}$  is the period of time for voltages  $v_p$  and  $v_n$  being charged up so that the bump cell can be functional normally, and  $t_{LT}$  and  $t_{LR}$  are the required periods of time to meet threshold and resolution conditions.

Nevertheless, the period of  $t_{\text{phase}1}$  decreases with the increment in input amplitude. Therefore, the terms of  $t_{\text{phase1}}$  in (7) and (8) are negligible when estimating the worst case of the required period of time for  $t_{phase2}$ , in which case the input amplitude is equal to the bypass window size and the nodes of  $v_{\text{diff}}$  and  $v_{\text{bump}}$  are assumed to be charged up at the same speed.

<sup>\*</sup> The numbers are different from those listed in [5], which are obtained from 200 kS/s with the SNDR of 57.98 dB measured with 2 kHz input signal.

<sup>†</sup> The numbers are different from those listed in [7], [17], [32], which are based on the Walden figure-of-merit adopting the sampling frequency.

The expressions of (7) and (8) can then be simplified as

$$\left(\frac{I_{\text{bump}}}{C_{\text{bump}}} \cdot \frac{B+1}{2} - \frac{I_{\text{diff}}}{C_{\text{diff}}} \cdot \frac{B-1}{2}\right) \cdot t_{\text{LT}} = V_{\text{LT}} \qquad (9)$$

$$\left(\frac{I_{\text{bump}}}{C_{\text{bump}}} - \frac{I_{\text{diff}}}{C_{\text{diff}}}\right) \cdot B \cdot t_{\text{LR}} = V_{\text{LR}} \qquad (10)$$

where

$$B = \begin{cases} 1, & \text{if } \Delta V \le V_{\text{BW}} \\ -1, & \text{if } \Delta V > V_{\text{BW}} \end{cases}$$
 (11)

and  $V_{\rm BW}$  is the bypass window size. After rearranging and collecting terms in (9) and (10), the required periods of time,  $t_{\rm LT}$  and  $t_{\rm LR}$ , can be expressed as

$$t_{\rm LT} = V_{\rm LT} \cdot \frac{B+1}{2} \left\{ \frac{S[I_{\rm cm}^2 - (g_m \Delta V)^2]}{I_{\rm cm} \cdot C_{\rm bump}} \right\}^{-1} - V_{\rm LT} \cdot \frac{B-1}{2} \left\{ \frac{2I_{\rm cm}}{C_{\rm diff}} \right\}^{-1}$$
(12)

and

$$t_{\rm LR} = V_{\rm LR} \cdot B \left\{ \frac{S[I_{\rm cm}^2 - (g_m \Delta V)^2]}{I_{\rm cm} \cdot C_{\rm bump}} - \frac{2I_{\rm cm}}{C_{\rm diff}} \right\}^{-1}.$$
 (13)

The maximum period of time for the proposed comparator to make proximity decision,  $t_{\text{phase2}}$ , can be expressed as

$$t_{\text{phase2}} = \max(t_{\text{LT}}, t_{\text{LR}}). \tag{14}$$

The bypass window size can be estimated from (13) by assuming the  $t_{LR} = \infty$  when  $\Delta V = V_{BW}s$ . Therefore

$$\frac{S[I_{\rm cm}^2 - (g_m \cdot V_{\rm BW})^2]}{I_{\rm cm} \cdot C_{\rm bump}} - \frac{2I_{\rm cm}}{C_{\rm diff}} = 0$$
 (15)

and

$$V_{\rm BW} = \frac{I_{\rm cm}}{g_m} \cdot \sqrt{1 - \frac{2}{S} \cdot \frac{C_{\rm bump}}{C_{\rm diff}}}.$$
 (16)

The bypass mechanism is activated when  $\Delta V < V_{\rm BW}$ .

# B. Power Saving Estimation

The power consumption of the proposed bypass-switching ADC can be estimated from the product of the probability that the bypass mechanism will be triggered and the power consumption of the corresponding phase, which can be expressed as the following equations

$$P_{(C)} = \frac{P_{(C),\text{max}}}{10} \cdot \sum_{i=1}^{10-M} (M+i) \cdot f(i)$$
 (17)

$$P_{(L)} = \frac{P_{(L),\text{max}}}{319 - 4M} \cdot \sum_{i=1}^{10 - M} (28M + 32i - 1) \cdot f(i) \quad (18)$$

$$P_{(D)} = \frac{P_{(D),\text{max}}}{19 - M} \cdot \sum_{i=1}^{10 - M} (M + 2i - 1) \cdot f(i)$$
 (19)

$$P_{(S)} = \frac{P_{(S),\text{max}}}{2^9 - 1} \cdot \sum_{i=1}^{10 - M} \left(\sum_{k=0}^{M + i - 2} 2^k\right) \cdot f(i)$$
 (20)

$$P_{(T)} = P_{(C)} + P_{(L)} + P_{(D)} + P_{(S)} + P_{(R)}$$
(21)

where P(C), P(L), P(D), P(S), P(R), and P(T) denote the amount of power consumption related to the comparator P(C), the BSSA logic P(C), the DAC controls P(C), the buffers for switching DAC capacitors P(C), the remaining circuit blocks that are not related to the bypass mechanism P(C) such as the sampling switch and the code recovery circuit, and the total power consumption P(C), respectively. Besides, the window size is represented by P(C) LSBs, and P(C) is the probability that the bypass mechanism will be triggered in the P(C) that the power consumption of subblocks without triggering bypass mechanism. The corresponding values of P(C), max and P(C) are obtained from simulation.

#### ACKNOWLEDGMENT

The authors are grateful for inspiration and initial supports from Prof. S.-J. Chang and appreciate technical discussions with K.-C. Chang and Dr. S.-A. Yu. They would also like to express their heartfelt appreciation to anonymous reviewers for their insightful comments. Finally, the authors acknowledge supports received in chip fabrication by the National Chip Implementation Center, Taiwan, and Taiwan Semiconductor Manufacturing Company, Taiwan.

#### REFERENCES

- T.-Y. Wang, M.-R. Lai, C. M. Twigg, and S.-Y. Peng, "A fully reconfigurable low-noise biopotential sensing amplifier with 1.96 noise efficiency factor," *IEEE Trans. Biomed. Circuits Syst.*, vol. 8, no. 3, pp. 411–422, Jun. 2014.
- [2] T.-Y. Wang, L.-H. Liu, and S.-Y. Peng, "A power-efficient highly linear reconfigurable biopotential sensing amplifier using gate-balanced pseudoresistors," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 62, no. 2, pp. 199–203, Feb. 2015.
- [3] S.-Y. Peng, L.-H. Liu, P.-K. Chang, T.-Y. Wang, and H.-Y. Li, "A power-efficient reconfigurable output-capacitor-less low-drop-out regulator for low-power analog sensing front-end," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 64, no. 6, pp. 1318–1327, Jun. 2017.
- [4] S.-Y. Peng et al., "A power-efficient reconfigurable OTA-C filter for low-frequency biomedical applications," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 2, pp. 543–555, Feb. 2018.
- [5] G.-Y. Huang, S.-J. Chang, C.-C. Liu, and Y.-Z. Lin, "A 1-μW 10-bit 200-kS/s SAR ADC with a bypass window for biomedical applications," *IEEE J. Solid–State Circuits*, vol. 47, no. 11, pp. 2783–2795, Nov. 2012.
- [6] M. Yip and A. P. Chandrakasan, "A resolution-reconfigurable 5-to-10-bit 0.4-to-1 V power scalable SAR ADC for sensor applications," *IEEE J. Solid-State Circuits*, vol. 48, no. 6, pp. 1453–1464, Jun. 2013.
- [7] F. M. Yaul and A. P. Chandrakasan, "A 10 bit SAR ADC with data-dependent energy reduction using LSB-first successive approximation," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 2825–2834, Dec. 2014.
- [8] H. Tang, Z. C. Sun, K. W. R. Chew, and L. Siek, "A 1.33 μW 8.02-ENOB 100 kS/s successive approximation ADC with supply reduction technique for implantable retinal prosthesis," *IEEE Trans. Biomed. Circuits Syst.*, vol. 8, no. 6, pp. 844–856, Dec. 2014.
- [9] D. Gangopadhyay, E. G. Allstot, A. M. R. Dixon, K. Natarajan, S. Gupta, and D. J. Allstot, "Compressed sensing analog front-end for bio-sensor applications," *IEEE J. Solid-State Circuits*, vol. 49, no. 2, pp. 426–438, Feb. 2014.
- [10] Z. Zhu and Y. Liang, "A 0.6-V 38-nW 9.4-ENOB 20-kS/s SAR ADC in 0.18-\(\mu\)m CMOS for medical implant devices," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 62, no. 9, pp. 2167–2176, Sep. 2015.
- [11] Y. Tao and Y. Lian, "A 0.8-V, 1-MS/s, 10-bit SAR ADC for multichannel neural recording," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 2, pp. 366–375, Feb. 2015.
- [12] D. Zhang, A. Bhide, and A. Alvandpour, "A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13-μm CMOS for medical implant devices," *IEEE J. Solid–State Circuits*, vol. 47, no. 7, pp. 1585–1593, Jul. 2012.
- [13] M. V. Elzakker, E. V. Tuijl, P. Geraedts, D. Schinkel, E. A. M. Klumperink, and B. Nauta, "A 10-bit charge-redistribution ADC consuming 1.9 μW at 1 MS/s," *IEEE J. Solid–State Circuits*, vol. 45, no. 5, pp. 1007–1015, May 2010.

- [14] C.-C. Liu, S.-J. Chang, G.-Y. Huang, and Y.-Z. Lin, "A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 731–740, Apr. 2010.
- [15] H.-Y. Tai, Y.-S. Hu, H.-W. Chen, and H.-S. Chen, "A 0.85 fj/conversion-step 10b 200 ks/s subranging SAR ADC in 40 nm CMOS," in *Proc. IEEE Int. Solid-State Circuits Conf.*, Feb. 2014, pp. 196–198.
- [16] S. Liu, Y. Shen, and Z. Zhu, "A 12-bit 10 MS/s SAR ADC with high linearity and energy-efficient switching," *IEEE Trans. Circuits* Syst. I, Reg. Papers, vol. 63, no. 10, pp. 1616–1627, Oct. 2016.
- [17] Y. Song, Z. Xue, Y. Xie, L. Geng, and S. Fan, "A 0.6-V 10-bit 200-kS/s fully differential SAR ADC with incremental converting algorithm for energy efficient applications," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 4, pp. 449–458, Apr. 2016.
- [18] P. Harpe, E. Cantatore, and A. van Roermund, "A 10b/12b 40 kS/s SAR ADC with data-driven noise reduction achieving up to 10.1b ENOB at 2.2 fJ/conversion-step," *IEEE J. Solid–State Circuits*, vol. 48, no. 12, pp. 3011–3018, Dec. 2013.
- [19] M. Ahmadi and W. Namgoong, "Comparator power minimization analysis for SAR ADC using multiple comparators," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 62, no. 10, pp. 2369–2379, Oct. 2015.
- [20] A. Shikata, R. Sekimoto, T. Kuroda, and H. Ishikuro, "A 0.5 V 1.1 MS/sec 6.3 fJ/conversion-step SAR-ADC with tri-level comparator in 40 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 47, no. 4, pp. 1022–1030, Apr. 2012.
- [21] Z. Zhu, Z. Qiu, M. Liu, and R. Ding, "A 6-to-10-Bit 0.5 V-to-0.9 V reconfigurable 2 MS/s power scalable SAR ADC in 0.18 μm CMOS," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 62, no. 3, pp. 689–696, Mar. 2015.
- [22] J. Guerber, H. Venkatram, M. Gande, and U. Moon, "A 10-b ternary SAR ADC with quantization time information utilization," *IEEE J. Solid-State Circuits*, vol. 47, no. 11, pp. 2604–2613, Nov. 2012.
- [23] P.-C. Lee, J.-Y. Lin, and C.-C. Hsieh, "A 0.4 V 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with input-range-adaptive switching," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 63, no. 12, pp. 2149–2157, Dec. 2016.
- [24] T. Delbruck, "Bump' circuits for computing similarity and dissimilarity of analog voltages," in *Proc. IEEE Int. Neural Netw. Soc.*, Jul. 1991, pp. 475–479.
- [25] B. P. Ginsburg and A. P. Chandrakasan, "500-MS/s 5-bit ADC in 65-nm CMOS with split capacitor array DAC," *IEEE J. Solid-State Circuits*, vol. 42, no. 4, pp. 739–747, Apr. 2007.
- [26] S.-H. Wan et al., "A 10-bit 50-ms/s SAR ADC with techniques for relaxing the requirement on driving capability of reference voltage buffers," in Proc. IEEE Asian Solid-State Circuits Conf., Nov. 2013, pp. 293–296.
- [27] R. H. Walden, "Analog-to-digital converter survey and analysis," *IEEE J. Sel. Areas Commun.*, vol. 17, no. 4, pp. 539–550, Apr. 1999.
- [28] G. Geelen, "A 6 b 1.1 GSample/s CMOS A/D converter," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2001, pp. 128–129.
- [29] P. Harikumar, J. J. Wikner, and A. Alvandpour, "A 0.4-V subnanowatt 8-bit 1-kS/s SAR ADC in 65-nm CMOS for wireless sensor applications," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 63, no. 8, pp. 743–747, Aug. 2016.
- [30] J. Jin, Y. Gao, and E. Sanchez-Sinencio, "An energy-efficient time-domain asynchronous 2 b/step SAR ADC with a hybrid R-2R/C-3C DAC structure," *IEEE J. Solid–State Circuits*, vol. 49, no. 6, pp. 1383–1396, Jun. 2014.
- [31] H. Lee, S. Park, C. Lim, and C. Kim, "A 100-nW 9.1-ENOB 20-kS/s SAR ADC for Portable Pulse Oximeter," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 62, no. 4, pp. 357–361, Apr. 2015.
- [32] Y. Zhang, E. Bonizzoni, and F. Maloberti, "A 10-b 200-kS/s 250-nA self-clocked coarse–fine SAR ADC," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 63, no. 10, pp. 924–928, Oct. 2016.



**Tzu-Yun Wang** (S'12) received the B.S. degree from the Department of Electrical Engineering, National Dong Hwa University, Hualien, Taiwan, in 2012, and the Ph.D. degree from the National Taiwan University of Science and Technology, Taipei, Taiwan, in 2018.

He is currently a Superior Engineer in Rafael Microelectronics, Zhubei, Taiwan, where he works on RF transceiver systems. His current research interests include low-power analog and mixed-signal circuits for biomedical applications.



**Hao-Yu Li** was born in Taipei, Taiwan, in 1991. He received the B.S. and M.S. degrees in electrical engineering from the National Taiwan University of Science and Technology, Taipei, in 2015 and 2018, respectively.

He was with Terasilic Inc., New Taipei City, Taiwan, in 2017, where he is currently a Senior Engineer with the Mixed-Signal and Millimeter Wave Business Unit. His current research interests include the design of low-voltage/low-power analog integrated circuits, biomedical circuits and systems,





Zong-Yu Ma was born in Taipei, Taiwan, in 1993. He is currently pursuing the M.S. degree with the Department of Electrical Engineering, National Taiwan University of Science and Technology, Taipei.

His current research interests include the design of low-voltage analog integrated circuits, and biomedical circuits and systems.



Yang-Jing Huang was born in Taipei, Taiwan, in 1993. He received the B.S. degree in electronic and computer engineering and the M.S. degree in electrical engineering from the National Taiwan University of Science and Technology, Taipei, in 2015 and 2017, respectively.

He joined Elite Semiconductor Memory Technology Inc., Hsinchu, Taiwan, in 2017, where he is currently a Superior Engineer with the Analog and Mixed-Signal Business Unit. His current research interests include low-power analog circuits, power

management units, and audio power amplifiers.



Sheng-Yu Peng (S'02–M'18) received the B.S. and M.S. degrees in electrical engineering from National Taiwan University, Taipei, Taiwan, in 1995 and 1997, respectively, the M.Sc. degree in electrical and computer engineering from Cornell University, Ithaca, NY, USA, in 2004, and the Ph.D. degree in electrical and computer engineering from the Georgia Institute of Technology, Atlanta, GA, USA, in 2008.

He joined the National Taiwan University of Science and Technology, Taipei, in 2011. He is cur-

rently an Associate Professor with the Department of Electrical Engineering, National Taiwan University of Science and Technology. His current research interests include interface circuits for sensors, reconfigurable analog circuits and systems, power-efficient analog signal processing, and low-power machine learning algorithms.